Design & Performance Evaluation of Arithmetic Units in Dsm: Vlsi Digital Circuit Design - Hiral Shah - Kirjat - LAP LAMBERT Academic Publishing - 9783659216398 - tiistai 14. elokuuta 2012
Mikäli Kansi ja otsikko eivät täsmää, on otsikko oikein

Design & Performance Evaluation of Arithmetic Units in Dsm: Vlsi Digital Circuit Design

Hiral Shah

Lisää iMusic-toivelistallesi
tai

Design & Performance Evaluation of Arithmetic Units in Dsm: Vlsi Digital Circuit Design

The core of every microprocessor, digital signal processor and data processing application-specific integrated circuit (ASIC) is its data path. It is often the crucial circuit component die area, power dissipation, and especially operation speed is of concern. At the heart of data-path and addressing units in turn are arithmetic units, such as comparators, adders, and multipliers. It is also a very critical one if implemented in hardware because it involves an expensive carry-propagation step, the evaluation time of which is dependent on the operand word length. The efficient implementation is a key problem in VLSI design. As transistor process technology approaches the nanometer scale, process variation significantly affects the design and optimization of high performance microprocessors. Prior studies have shown that chip operating frequency and leakage power can have large variations due to fluctuations in transistor gate length and sub-threshold voltage. This work presents the study on characterizing and analyzing the delay performance of various arithmetic units in CMOS digital circuits.

Media Kirjat     Paperback Book   (Kirja pehmeillä kansilla ja liimatulla selällä)
Julkaisupäivämäärä tiistai 14. elokuuta 2012
ISBN13 9783659216398
Tuottaja LAP LAMBERT Academic Publishing
Sivujen määrä 88
Mitta 150 × 5 × 225 mm   ·   140 g
Kieli English