Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow - Shesharaman K  Narayanan - Kirjat - LAP LAMBERT Academic Publishing - 9783848404513 - torstai 9. helmikuuta 2012
Mikäli Kansi ja otsikko eivät täsmää, on otsikko oikein

Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow

Shesharaman K Narayanan

Hinta
SFr. 41,99

Tilattu etävarastosta

Arvioitu toimitus to - pe 11. - 19. syys
Lisää iMusic-toivelistallesi
Eller

Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow

In this project, Verilog HDL is used for the implementation due to its compatibility with pure digital hardware like FPGA?s. The Digital PLL is simulated and verified on FPGA to experience its advantages. The circuit comprises of a phase detector, loop filter, Numerically Controlled Oscillator (NCO), and two clock dividers. The circuit was stabilized to produce the frequency in the audio frequency range of 9.7 KHz. This agreed with the classical phase-locked loop model for the system. The stable long-term frequency clock was verified on the FPGA to generate the required locking frequency. The DC logic synthesis and a new synopsis low power flow was experimented for back annotation and to obtain the maximum possible operating frequency and area, timing and power estimation.

Media Kirjat     Paperback Book   (Kirja pehmeillä kansilla ja liimatulla selällä)
Julkaisupäivämäärä torstai 9. helmikuuta 2012
ISBN13 9783848404513
Tuottaja LAP LAMBERT Academic Publishing
Sivujen määrä 76
Mitta 150 × 5 × 226 mm   ·   131 g
Kieli German